
KTD-00774-G KTUS15/mITX Page 28 of 84
4.5.3 LVDS Flat Panel Connector (LVDS)
Note 1: The KTUS15 board supports single channel, 18/24bit OpenLDI/ SPWG panels on the LVDS
interface up to Wide XGA (1366x768 @ 85Hz) panel resolution. With an external 1-to-2 pixel per clock
converter, LVDS panels up to 1280x1024 are supported.
Signal Description – LVDS Flat Panel Connector:
Backlight control (1), PWM signal to implement voltage in the range 0-3.3V
Backlight Enable signal (active low) (2)
LCDVCC
VCC supply to the flat panel. This supply includes power-on/off sequencing.
The flat panel supply may be either 5V DC or 3.3V DC depending on the CMOS
configuration. Maximum load is 1A at both voltages.
Note 1: Windows API will be available to operate the BKLTCTL signal. Some Inverters have a limited voltage
range 0- 2.5V for this signal: If voltage is > 2.5V the Inverter might latch up. Some Inverters
generates noise on the BKLTCTL signal, resulting in making the LVDS transmission failing
(corrupted picture on the display). By adding a 1Kohm resistor in series with this signal, mounted in
the Inverter end of the cable kit, the noise is limited and the picture is stable.
Note 2: If the Backlight Enable is required to be active high then, check the following BIOS Chipset setting:
Backlight Signal Inversion = Enabled.
Kommentare zu diesen Handbüchern